## Córdova Pichardo Francisco Uziel

## Diseño 1

```
1 library ieee;
2 use ieee.std logic 1164.all;
3 use ieee.std logic arith.all;
4 use ieee.std logic unsigned.all;
6 entity rom is port
7 (
      clk,clr : in std_logic;
      dir : in std_logic_vector(2 downto 0);
      control : out std_logic_vector(2 downto 0);
      display : out std logic vector (6 downto 0)
11
12);
13 end rom;
14
15 architecture Arom of rom is
16 signal dato0 : std logic vector(6 downto 0);
17 signal dato1 : std_logic_vector(6 downto 0);
18 signal dato2 : std_logic_vector(6 downto 0);
19 type memoria is array (0 to 7) of std logic vector(6 downto 0);
20 constant banco2 : memoria := (
21
      "1111110", --"-"
      "1111110", --"-"
22
    "1000010", --"d"
    "1001111", --"I"
24
    "0100100", --"S"
25
    "0110000", --"E"
26
    "0101010", --"ñ"
27
   "0000001" --"O"
28
29);
30 constant bancol : memoria := (
31 "1111110", --"-"
    "1000010", --"d"
32
    "1001111", --"I"
33
34
    "0100100", --"S"
    "0110000", --"E"
35
    "0101010", --"ñ"
36
    "0000001", --"0"
37
    "1111110" --"-"
38
39);
      . . . . .
```

```
40 constant banco0 : memoria := (
        "1000010", --"d"
  41
  42
         "1001111", --"I"
  43
        "0100100", --"S"
         "0110000", --"E"
  44
        "0101010", --"ñ"
 45
        "0000001", --"0"
 46
        "1111110", --"-"
 47
        "1111110" --"-"
 48
 49);
 50 begin
 51 -- contador de anillo
        process(clr,clk)
 52
  53
        begin
  54
            if(clr='1')then
  55
                 control <= "001";
                 display <= "0000000";
  56
            elsif(rising_edge(clk))then
  57
  58
                 case control is
  59
                     when "001" => control <= "010";
  60
                     when "010" => control <= "100";
                     when "100" => control <= "001";
  61
                     when others => control <= "---";
  62
  63
                 end case:
  64
            end if:
  65
        end process;
  66 -- fin del contador
  67 --memoria
  68
        process(dir)
  69
            begin
 70
            dato0 <= banco0(conv integer(dir));
 71
            dato1 <= banco1(conv integer(dir));
 72
            dato2 <= banco2(conv integer(dir));
 73
        end process:
 74 -- fin de la memoria
75
76 -- Multiplexor --
77 process (control, dato0, dato1, dato2)
78
      begin
79
           if(control = "001") then
80
               display <= dato0;
           elsif(control = "010") then
81
82
               display <= dato1;
83
           else
84
               display <= dato2;
85
           end if:
86
      end process:
87 end Arom;
```



## C22V10

```
clk = dir(2) = dir(1) = dir(0) = dir(0)
                               1
2
3
                                                                                                                               |24|* not used
|23|= display(0)
|22|= display(1)
|21|= display(1)
|20|= control(2)
|19|= control(0)
|18|= control(1)
|17|= display(3)
|16|= display(2)
|15|= display(5)
|14|= display(6)
|13|* not used
                                                                                                                                 24|* not used
                                4
                                5
             clr
not used *
                                6
not used *
                                7
not used *
                               8
not used *
                               9
not used *|10
not used *|11
not used * 12
```













Diseño 2

```
1 library ieee;
 2 use ieee.std logic 1164.all;
 3 use ieee.std logic arith.all;
 4 use ieee.std logic unsigned.all;
 6 entity rom is port
 7 (
       clk,clr : in std logic;
 9
       dir : in std logic vector(3 downto 0);
10
       control : out std_logic_vector(2 downto 0);
11
       display : out std logic vector(6 downto 0)
12);
13 end rom;
15 architecture Arom of rom is
16 signal dato0 : std logic vector(3 downto 0);
17 signal dato1 : std_logic_vector(3 downto 0);
18 signal dato2 : std logic vector(3 downto 0);
19 signal aux : std logic vector(3 downto 0);
20 constant guion : std logic vector(3 downto 0) := "0000";
21 constant d : std_logic_vector(3 downto 0) := "0001";
22 constant I : std logic vector(3 downto 0) := "0011";
23 constant S : std logic vector(3 downto 0) := "0010";
24 constant E : std logic vector(3 downto 0) := "0110";
25 constant n : std logic vector(3 downto 0) := "0111";
26 constant o : std logic vector(3 downto 0) := "0101";
27 constant g : std logic vector(3 downto 0) := "0100";
28 constant t : std_logic_vector(3 downto 0) := "1100";
29 constant A : std logic vector(3 downto 0) := "1101";
30 constant L : std logic vector(3 downto 0) := "1111";
31 constant X : std logic vector(3 downto 0) := "1110";
32
```

```
33 type memoria is array (0 to 15) of std logic_vector(3 downto 0);
34 constant banco2 : memoria := (
      guion, --"1111110", --"-"
      guion, --"1111110", --"-"
36
37
       d,--"1000010", --"d"
       I,--"1001111", --"I"
38
       s,--"0100100", --"s"
39
      E,--"0110000", --"E"
40
41
      n, -- "0101010", -- "ñ"
      0,--"0000001", --"0"
42
43
      guion, -- "1111111",
       d,--"1000010", --"d"
44
       I,--"1001111", --"I"
45
      g,--"0000100", --"g"
46
      I,--"1001111", --"I"
47
      t,--"1110000", --"t"
48
       A,--"0001000", --"A"
49
      L --"1110001" --"L"
50
51);
52 constant banco1 : memoria := (
      guion, --"1111110", --"-"
54
       d,--"1000010", --"d"
      I,--"1001111", --"I"
55
      s,--"0100100", --"s"
56
      E,--"0110000", --"E"
57
      n,--"0101010", --"ñ"
58
       0,--"0000001", --"0"
59
60
       guion, -- "1111111",
       d,--"1000010", --"d"
61
      I,--"1001111", --"I"
62
      g,--"0000100", --"g"
63
      I,--"1001111", --"I"
64
65
      t,--"1110000", --"t"
       A,--"0001000", --"A"
66
      L, --"1110001" --"L"
67
       guion --"1111110", --"-"
68
69);
```

```
70 constant banco0 : memoria := (
 71
        d,--"1000010", --"d"
 72
        I,--"1001111", --"I"
 73
       S,--"0100100", --"S"
       E,--"0110000", --"E"
 74
 75
       n, -- "0101010", -- "ñ"
 76
       0,--"0000001", --"0"
 77
       quion, --"1111111",
 78
       d,--"1000010", --"d"
       I,--"1001111", --"I"
 79
       g,--"0000100", --"g"
 80
       I,--"1001111", --"I"
 81
       t,--"1110000", --"t"
 82
       A,--"0001000", --"A"
 83
       L, --"1110001" --"L"
 84
 85
        guion, --"1111110", --"-"
 86
        guion --"1111110", --"-"
 87);
 88 begin
 89 --contador de anillo
 90
       process(clr,clk)
 91
       begin
 92
            if(clr='1')then
 93
                control <= "001";
 94
                display <= "0000000";
 95
            elsif(rising edge(clk))then
 96
                case control is
 97
                    when "001" => control <= "010";
                    when "010" => control <= "100";
 98
99
                    when "100" => control <= "001";
                    when others => control <= "---";
100
101
                end case;
102
            end if:
103
       end process;
104 -- fin del contador
105 --memoria
106
      process(dir)
107
            begin
108
            dato0 <= banco0(conv integer(dir));
109
            dato1 <= banco1(conv integer(dir));
            dato2 <= banco2(conv integer(dir));
110
111
       end process;
112 -- fin de la memoria
```

```
114 -- Multiplexor--
115
        process(control,dato0,dato1,dato2)
116
            begin
117
                if (control = "001") then
118
                    aux <= dato0;
119
                elsif(control = "010") then
120
                    aux <= dato1;
121
                elsif(control = "100") then
122
                    aux <= dato2;
123
                else
                    aux <= "1110"; --no importa
124
125
                end if:
126
            end process:
127 -- Decodificador
128
        process (aux)
129
            begin
130
                case aux is
                    when "0000" =>display <= "1111110"; --"-"
131
                    when "0001" =>display <= "1000010"; --"d"
132
                    when "0011" =>display <= "1001111"; --"I"
133
                    when "0010" =>display <= "0100100"; --"S"
134
135
                    when "0110" =>display <= "0110000"; --"E"
136
                    when "0111" =>display <= "0101010"; --"ñ"
                    when "0101" =>display <= "0000001"; --"o"
137
                    when "0100" =>display <= "0000100"; --"g"
138
139
                    when "1100" =>display <= "1110000"; --"t"
140
                    when "1101" =>display <= "0001000"; --"A"
141
                    when "1111" =>display <= "1110001"; --"L"
                    -- when "1110" =>display <= "----";
142
                    -- when "1010" =>display <= "----";
143
                    -- when "1011" =>display <= "----";
144
145
                    when others => display <= "----";
146 end case;
147 end process;
148 end Arom;
```



## C22V10

| clk =   1     | 24  * not used  |
|---------------|-----------------|
| dir(3) =   2  | 23 = control(2) |
| dir(2) =  3   | 22 = display(0) |
| dir(1) =   4  | 21 = display(6) |
| dir(0) =  5   | 20 = display(2) |
| clr =  6      | 19 = control(0) |
| not used *  7 | 18 = control(1) |
| not used *  8 | 17 = display(5) |
| not used *  9 | 16 = display(1) |
| not used * 10 | 15 = display(3) |
| not used * 11 | 14 = display(4) |
| not used * 12 | 13 * not used   |
|               |                 |







